D Flip Flop with Different Technologies

Authors

  • Amit Grover Department of Electronics & Communication Engineering, S.B.S State Technical Campus Ferozepur, Punjab, India
  • Sumer Singh Department of Electronics & Communication Engineering, Government Polytechnic College, Ferozepur, Punjab, India

Keywords:

D flip-flop, low power, Gate-Diffusion-Input (GDI) technique, PowerPC, DSTC, and HLFF

Abstract

This article explains a new implementation of efficient D-Flip-Flop (DFF) using Gate-Diffusion-Input (GDI) technique,

PowerPC, DSTC, and HLFF. This DFF design allows reducing power-delay product and area of the circuit, while maintaining low

complexity of logic design. Performance comparison with other DFF design techniques is presented, with respect to gate area, number of

devices, delay and power dissipation, showing advantages and drawbacks of GDI DFF as compared to other methods. The performance

is carried out by HSPICE simulation with 180 nm & 90 nm CMOS technology.

Downloads

Download data is not yet available.

Downloads

Published

2026-01-23

Issue

Section

Articles